diff options
author | w0rp <w0rp@users.noreply.github.com> | 2016-10-11 13:07:03 +0100 |
---|---|---|
committer | GitHub <noreply@github.com> | 2016-10-11 13:07:03 +0100 |
commit | 0fa730aecff6481a932e7114bd1653f705991889 (patch) | |
tree | e0bd5a7fbc7c98642abb5af50356fb900f9ba6d1 /ale_linters/verilog/verilator.vim | |
parent | 9a519684f2bc996e2d8dcb528bd53068291d10ed (diff) | |
parent | de7e14a4847f7a53967c815bef80d99e653caae9 (diff) | |
download | ale-0fa730aecff6481a932e7114bd1653f705991889.zip |
Merge pull request #86 from neersighted/vint-s
Explicit scope (aka vint -s)
Diffstat (limited to 'ale_linters/verilog/verilator.vim')
-rw-r--r-- | ale_linters/verilog/verilator.vim | 24 |
1 files changed, 12 insertions, 12 deletions
diff --git a/ale_linters/verilog/verilator.vim b/ale_linters/verilog/verilator.vim index 4878ad3e..4fd0a295 100644 --- a/ale_linters/verilog/verilator.vim +++ b/ale_linters/verilog/verilator.vim @@ -16,32 +16,32 @@ function! ale_linters#verilog#verilator#Handle(buffer, lines) " %Warning-UNDRIVEN: test.v:3: Signal is not driven: clk " %Warning-UNUSED: test.v:4: Signal is not used: dout " %Warning-BLKSEQ: test.v:10: Blocking assignments (=) in sequential (flop or latch) block; suggest delayed assignments (<=). - let pattern = '^%\(Warning\|Error\)[^:]*:[^:]\+:\(\d\+\): \(.\+\)$' - let output = [] + let l:pattern = '^%\(Warning\|Error\)[^:]*:[^:]\+:\(\d\+\): \(.\+\)$' + let l:output = [] - for line in a:lines - let l:match = matchlist(line, pattern) + for l:line in a:lines + let l:match = matchlist(l:line, l:pattern) if len(l:match) == 0 continue endif - let line = l:match[2] + 0 - let type = l:match[1] ==# 'Error' ? 'E' : 'W' - let text = l:match[3] + let l:line = l:match[2] + 0 + let l:type = l:match[1] ==# 'Error' ? 'E' : 'W' + let l:text = l:match[3] - call add(output, { + call add(l:output, { \ 'bufnr': a:buffer, - \ 'lnum': line, + \ 'lnum': l:line, \ 'vcol': 0, \ 'col': 1, - \ 'text': text, - \ 'type': type, + \ 'text': l:text, + \ 'type': l:type, \ 'nr': -1, \}) endfor - return output + return l:output endfunction call ale#linter#Define('verilog', { |