blob: 9faa041b2cb97aa56d2ac80a378276081c46bc17 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
|
Unsolved issues/bugs in the mips/mipsel backend
-----------------------------------------------
General
-------
- [ls][dw][lr] report broken (aligned) BadVAddr
- Missing per-CPU instruction decoding, currently all implemented
instructions are regarded as valid
- pcnet32 does not work for little endian emulation on big endian host
(probably not mips specific, but observable for mips-malta)
- CP1 enable/disable is checked at translation time, not at execution
time, so it will have delayed effect.
MIPS64
------
- No 64bit TLB support
- no 64bit wide registers for FPU
- 64bit mul/div handling broken
"Generic" 4Kc system emulation
------------------------------
- Doesn't correspond to any real hardware.
MALTA system emulation
----------------------
- We fake firmware support instead of doing the real thing
- Real firmware falls over when trying to init RAM, presumably due
to lacking I2C emulation.
|