blob: 47d0d6a47ccaf7de55c0e12e0e4e427322071cc3 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
|
/*
* QEMU model of the SiFive SPI Controller
*
* Copyright (c) 2021 Wind River Systems, Inc.
*
* Author:
* Bin Meng <bin.meng@windriver.com>
*
* This program is free software; you can redistribute it and/or modify it
* under the terms and conditions of the GNU General Public License,
* version 2 or later, as published by the Free Software Foundation.
*
* This program is distributed in the hope it will be useful, but WITHOUT
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
* more details.
*
* You should have received a copy of the GNU General Public License along with
* this program. If not, see <http://www.gnu.org/licenses/>.
*/
#ifndef HW_SIFIVE_SPI_H
#define HW_SIFIVE_SPI_H
#define SIFIVE_SPI_REG_NUM (0x78 / 4)
#define TYPE_SIFIVE_SPI "sifive.spi"
#define SIFIVE_SPI(obj) OBJECT_CHECK(SiFiveSPIState, (obj), TYPE_SIFIVE_SPI)
typedef struct SiFiveSPIState {
SysBusDevice parent_obj;
MemoryRegion mmio;
qemu_irq irq;
uint32_t num_cs;
qemu_irq *cs_lines;
SSIBus *spi;
Fifo8 tx_fifo;
Fifo8 rx_fifo;
uint32_t regs[SIFIVE_SPI_REG_NUM];
} SiFiveSPIState;
#endif /* HW_SIFIVE_SPI_H */
|