index
:
qemu
fix/guest_error_led_mask
QEMU is a generic and open source machine & userspace emulator and virtualizer.
cos
summary
refs
log
tree
commit
diff
log msg
author
committer
range
path:
root
/
target-sparc
Age
Commit message (
Expand
)
Author
2008-10-07
Add static (spotted by sparse)
blueswir1
2008-10-07
Fix error in fexpand (spotted by sparse)
blueswir1
2008-10-06
Show size for unassigned accesses (Robert Reif)
blueswir1
2008-10-03
Rearrange tick functions
blueswir1
2008-10-03
Fix missing prototype warnings by moving declarations
blueswir1
2008-10-02
Fix MXCC printf warning (based on patch by Robert Reif)
blueswir1
2008-09-27
Add mmu tlb demap support (Igor Kovalenko)
blueswir1
2008-09-26
Add a generic Niagara machine
blueswir1
2008-09-26
Implement some UA2007 block ASIs
blueswir1
2008-09-26
Implement UA2005 hypervisor traps
blueswir1
2008-09-26
Move also DEBUG_PCALL (see r5085)
blueswir1
2008-09-22
Add software and timer interrupt support
blueswir1
2008-09-22
Fix arguments used in cas/casx, thanks to Igor Kovalenko for spotting
blueswir1
2008-09-21
Use the new concat_tl_i64 op for std and stda
blueswir1
2008-09-21
Use the new concat_i32_i64 op for std and stda
blueswir1
2008-09-20
Move signal handler prototype back to cpu.h
blueswir1
2008-09-14
Fix array subscript above array bounds error
blueswir1
2008-09-13
Fix mulscc with high bits set in either src1 or src2
blueswir1
2008-09-11
Write zeros to high bits of y, based on patch by Vince Weaver
blueswir1
2008-09-10
Convert rest of ops using float32 to TCG, remove FT0 and FT1
blueswir1
2008-09-10
Partially convert float128 conversion ops to TCG
blueswir1
2008-09-10
Convert basic 64 bit VIS ops to TCG
blueswir1
2008-09-10
Convert basic 32 bit VIS ops to TCG
blueswir1
2008-09-10
Convert basic float32 ops to TCG
blueswir1
2008-09-09
Implement ldxfsr/stxfsr, fix ld(x)fsr masks, convert to TCG
blueswir1
2008-09-06
Fix a typo in fpsub32
blueswir1
2008-09-06
Convert most env fields to TCG registers
blueswir1
2008-09-06
Silence gcc warning about constant overflow
blueswir1
2008-09-03
Implement no-fault loads
blueswir1
2008-09-02
Fix sign extension problems with smul and umul (Vince Weaver)
blueswir1
2008-09-01
Fix y register loads and stores
blueswir1
2008-08-30
Remove memcpy32() prototype leftover from r5109
blueswir1
2008-08-29
Fix FCC handling for Sparc64 target, initial patch by Vince Weaver
blueswir1
2008-08-29
Fix Sparc64 boot on i386 host:
blueswir1
2008-08-25
Fix udiv and sdiv on Sparc64 (Vince Weaver)
blueswir1
2008-08-21
Fix wrwim masking (Luis Pureza)
blueswir1
2008-08-21
Use initial CPU definition structure for some CPU fields instead of copying
blueswir1
2008-08-17
Correct 32bit carry flag for add instruction (Igor Kovalenko)
blueswir1
2008-08-06
Fix faligndata (Vince Weaver)
blueswir1
2008-08-06
Fix I/D MMU tag reads
blueswir1
2008-08-06
Fix Sparc64 shifts
blueswir1
2008-08-06
Fix offset handling for ASI loads and stores (Vince Weaver)
blueswir1
2008-08-01
Handle wrapped registers correctly when saving
blueswir1
2008-07-29
Fix cmp/subcc/addcc op bugs reported by Vince Weaver
blueswir1
2008-07-25
Make MAXTL dynamic, bounds check tl when indexing
blueswir1
2008-07-24
Sparc32: save/load all MMU registers, Sparc64: add CPU save/load
blueswir1
2008-07-22
Add T1 and T2 CPUs, add a Sun4v machine
blueswir1
2008-07-21
Use MMU globals for some MMU traps
blueswir1
2008-07-21
Fix reset vector
blueswir1
2008-07-20
Print default and available CPU features separately
blueswir1
[next]