summaryrefslogtreecommitdiff
path: root/target-mips
AgeCommit message (Expand)Author
2007-04-09Fix CP0_IntCtl handling.ths
2007-04-09Proper handling of reserved bits in the context register.ths
2007-04-09Mark watchpoint features as unimplemented.ths
2007-04-09Catch unaligned sc/scd.ths
2007-04-09Fix exception handling cornercase for rdhwr.ths
2007-04-09Remove bogus mtc0 handling.ths
2007-04-07Unify IRQ handling.pbrook
2007-04-07cpu_get_phys_page_debug should return target_phys_addr_tj_mayer
2007-04-07Implement prefx.ths
2007-04-07Set proper BadVAddress value for unaligned instruction fetch.ths
2007-04-07Actually skip over delay slot for a non-taken branch likely.ths
2007-04-07Fix ins/ext cornercase.ths
2007-04-06Fix handling of ADES exceptions.ths
2007-04-06Save state for all CP0 instructions, they may throw a CPU exception.ths
2007-04-05fix branch delay slot cornercases.ths
2007-04-05Fix rotr immediate ops, mask shift/rotate arguments to their allowedths
2007-04-05Handle EBase properly.ths
2007-04-05Fix RDHWR handling. Code formatting. Don't use *_direct versions to raiseths
2007-04-0564bit MIPS FPUs have 32 registers.ths
2007-04-04Fix code formatting.ths
2007-04-02MIPS32R2 needs RDPGPR/WRPGPR instructions even when no shadow registersths
2007-04-02Build fix for 64bit machines. (This is still not correct mul/div handling.)ths
2007-04-01Actually enable 64bit configuration.ths
2007-04-01MIPS64 configurations.ths
2007-03-31Malta CBUS UART support.ths
2007-03-30Update mips TODO.ths
2007-03-30Fix typo, suggested by Ben Taylor.ths
2007-03-30Squash logic bugs while they are fresh...ths
2007-03-30Sanitize mips exception handling.ths
2007-03-24One more bit of mips CPU configuration, and support for early 4KEcths
2007-03-23Fix enough FPU/R2 support to get 24Kf going.ths
2007-03-21Move mips CPU specific initialization to translate_init.c.ths
2007-03-19Barf on branches/jumps in branch delay slots. Spotted by Stefan Weil.ths
2007-03-19Define gen_intermediate_code_internal as "static inline".ths
2007-03-19SPARC host fixes, by Ben Taylor.ths
2007-03-18Fix BD flag handling, cause register contents, implement some more bitsths
2007-03-18MIPS -cpu selection support, by Herve Poussineau.ths
2007-03-17Note FPU enable/disable issue.ths
2007-03-02MIPS Userland TLS register emulation, by Daniel Jacobowitz.ths
2007-02-28MIPS FPU dynamic activation, part 1, by Herve Poussineau.ths
2007-02-27Fix mips FPU emulation, 32 bit data types are allowed to use odd registers.ths
2007-02-20Replace TLSZ with TARGET_FMT_lx.ths
2007-02-18Fix sign-extension of VPN field in TLB, by Herve Poussineau.ths
2007-02-02Update MIPS TODO.ths
2007-02-02Sparc arm/mips/sparc register patch, by Martin Bochnig.ths
2007-01-24EBase is limited to KSEG0/KSEG1 even on 64bit CPUs.ths
2007-01-24Reworking MIPS interrupt handling, by Aurelien Jarno.ths
2007-01-23Implementing dmfc/dmtc.ths
2007-01-22Update TODO.ths
2007-01-22Fix PageMask handling, second part.ths