Age | Commit message (Expand) | Author |
2014-10-24 | target-mips: add ULL suffix in bitswap to avoid compiler warning | Leon Alrae |
2014-10-14 | target-mips: Remove unused gen_load_ACX, gen_store_ACX and cpu_ACX | Peter Maydell |
2014-10-14 | target-mips/dsp_helper.c: Add ifdef guards around various functions | Peter Maydell |
2014-10-14 | target-mips/translate.c: Add ifdef guard around check_mips64() | Peter Maydell |
2014-10-14 | target-mips/op_helper.c: Remove unused do_lbu() function | Peter Maydell |
2014-10-14 | target-mips/dsp_helper.c: Remove unused function get_DSPControl_24() | Peter Maydell |
2014-10-14 | target-mips: fix broken MIPS16 and microMIPS | Yongbok Kim |
2014-10-14 | target-mips/translate.c: Update OPC_SYNCI | Dongxue Zhang |
2014-10-14 | target-mips: define a new generic CPU supporting MIPS64 Release 6 ISA | Leon Alrae |
2014-10-14 | target-mips: remove JR, BLTZAL, BGEZAL and add NAL, BAL instructions | Yongbok Kim |
2014-10-14 | target-mips: do not allow Status.FR=0 mode in 64-bit FPU | Leon Alrae |
2014-10-14 | target-mips: add new Floating Point Comparison instructions | Yongbok Kim |
2014-10-14 | target-mips: add new Floating Point instructions | Leon Alrae |
2014-10-14 | target-mips: add AUI, LSA and PCREL instruction families | Leon Alrae |
2014-10-13 | target-mips: add compact and CP1 branches | Yongbok Kim |
2014-10-13 | target-mips: add ALIGN, DALIGN, BITSWAP and DBITSWAP instructions | Yongbok Kim |
2014-10-13 | target-mips: Status.UX/SX/KX enable 32-bit address wrapping | Leon Alrae |
2014-10-13 | target-mips: move CLO, DCLO, CLZ, DCLZ, SDBBP and free special2 in R6 | Leon Alrae |
2014-10-13 | target-mips: redefine Integer Multiply and Divide instructions | Leon Alrae |
2014-10-13 | target-mips: move PREF, CACHE, LLD and SCD instructions | Leon Alrae |
2014-10-13 | target-mips: signal RI Exception on DSP and Loongson instructions | Leon Alrae |
2014-10-13 | target-mips: split decode_opc_special* into *_r6 and *_legacy | Leon Alrae |
2014-10-13 | target-mips: extract decode_opc_special* from decode_opc | Leon Alrae |
2014-10-13 | target-mips: move LL and SC instructions | Leon Alrae |
2014-10-13 | target-mips: add SELEQZ and SELNEZ instructions | Leon Alrae |
2014-10-13 | target-mips: signal RI Exception on instructions removed in R6 | Leon Alrae |
2014-10-13 | target-mips: define ISA_MIPS64R6 | Leon Alrae |
2014-10-06 | gdbstub: Allow target CPUs to specify watchpoint STOP_BEFORE_ACCESS flag | Peter Maydell |
2014-09-25 | target-mips: Use cpu_exec_interrupt qom hook | Richard Henderson |
2014-08-12 | trace: [tcg] Include TCG-tracing header on all targets | LluĂs Vilanova |
2014-08-07 | target-mips: Ignore unassigned accesses with KVM | James Hogan |
2014-07-28 | target-mips/translate.c: Free TCG in OPC_DINSV | Dongxue Zhang |
2014-07-09 | mips/kvm: Disable FPU on reset with KVM | James Hogan |
2014-07-05 | mips/kvm: Init EBase to correct KSEG0 | James Hogan |
2014-06-20 | target-mips: copy CP0_Config1 into DisasContext | Aurelien Jarno |
2014-06-20 | Merge remote-tracking branch 'remotes/kvm/uq/master' into staging | Peter Maydell |
2014-06-18 | target-mips: implement UserLocal Register | Petar Jovanovic |
2014-06-18 | target-mips: Enable KVM support in build system | Sanjay Lal |
2014-06-18 | target-mips: Call kvm_mips_reset_vcpu() from mips_cpu_reset() | James Hogan |
2014-06-18 | target-mips: kvm: Add main KVM support for MIPS | Sanjay Lal |
2014-06-18 | target-mips: get_physical_address: Add KVM awareness | James Hogan |
2014-06-18 | target-mips: get_physical_address: Add defines for segment bases | James Hogan |
2014-06-18 | target-mips: Reset CPU timer consistently | James Hogan |
2014-06-05 | softmmu: introduce cpu_ldst.h | Paolo Bonzini |
2014-06-05 | softmmu: commonize helper definitions | Paolo Bonzini |
2014-06-05 | softmmu: move ALIGNED_ONLY to cpu.h | Paolo Bonzini |
2014-06-05 | softmmu: make do_unaligned_access a method of CPU | Paolo Bonzini |
2014-05-28 | tcg: Invert the inclusion of helper.h | Richard Henderson |
2014-03-27 | target-mips: Avoid shifting left into sign bit | Peter Maydell |
2014-03-25 | target-mips: fix MTHC1 and MFHC1 when FPU in FR=0 mode | Petar Jovanovic |