diff options
author | ths <ths@c046a42c-6fe2-441c-8c8c-71466251a162> | 2008-07-23 16:16:31 +0000 |
---|---|---|
committer | ths <ths@c046a42c-6fe2-441c-8c8c-71466251a162> | 2008-07-23 16:16:31 +0000 |
commit | c904ef0e7ca708462d2b0b10127dae5eb4a555f5 (patch) | |
tree | bf3e811dedb201eb1e9e1c779e38784ca0dbd904 /target-mips | |
parent | 0eaef5aa01a8e27b57a46217a0b65cc1d30a5d41 (diff) | |
download | qemu-c904ef0e7ca708462d2b0b10127dae5eb4a555f5.zip |
Use plain standard inline.
git-svn-id: svn://svn.savannah.nongnu.org/qemu/trunk@4929 c046a42c-6fe2-441c-8c8c-71466251a162
Diffstat (limited to 'target-mips')
-rw-r--r-- | target-mips/exec.h | 8 | ||||
-rw-r--r-- | target-mips/op_helper.c | 14 |
2 files changed, 11 insertions, 11 deletions
diff --git a/target-mips/exec.h b/target-mips/exec.h index 8600e79c55..fcad70af69 100644 --- a/target-mips/exec.h +++ b/target-mips/exec.h @@ -47,15 +47,15 @@ void cpu_mips_update_irq (CPUState *env); void cpu_mips_clock_init (CPUState *env); void cpu_mips_tlb_flush (CPUState *env, int flush_global); -static always_inline void env_to_regs(void) +static inline void env_to_regs(void) { } -static always_inline void regs_to_env(void) +static inline void regs_to_env(void) { } -static always_inline int cpu_halted(CPUState *env) +static inline int cpu_halted(CPUState *env) { if (!env->halted) return 0; @@ -67,7 +67,7 @@ static always_inline int cpu_halted(CPUState *env) return EXCP_HALTED; } -static always_inline void compute_hflags(CPUState *env) +static inline void compute_hflags(CPUState *env) { env->hflags &= ~(MIPS_HFLAG_COP1X | MIPS_HFLAG_64 | MIPS_HFLAG_CP0 | MIPS_HFLAG_F64 | MIPS_HFLAG_FPU | MIPS_HFLAG_KSU); diff --git a/target-mips/op_helper.c b/target-mips/op_helper.c index b63122e269..da882b8f35 100644 --- a/target-mips/op_helper.c +++ b/target-mips/op_helper.c @@ -87,24 +87,24 @@ target_ulong do_dclz (target_ulong t0) #endif /* TARGET_MIPS64 */ /* 64 bits arithmetic for 32 bits hosts */ -static always_inline uint64_t get_HILO (void) +static inline uint64_t get_HILO (void) { return ((uint64_t)(env->active_tc.HI[0]) << 32) | (uint32_t)env->active_tc.LO[0]; } -static always_inline void set_HILO (uint64_t HILO) +static inline void set_HILO (uint64_t HILO) { env->active_tc.LO[0] = (int32_t)HILO; env->active_tc.HI[0] = (int32_t)(HILO >> 32); } -static always_inline void set_HIT0_LO (target_ulong t0, uint64_t HILO) +static inline void set_HIT0_LO (target_ulong t0, uint64_t HILO) { env->active_tc.LO[0] = (int32_t)(HILO & 0xFFFFFFFF); t0 = env->active_tc.HI[0] = (int32_t)(HILO >> 32); } -static always_inline void set_HI_LOT0 (target_ulong t0, uint64_t HILO) +static inline void set_HI_LOT0 (target_ulong t0, uint64_t HILO) { t0 = env->active_tc.LO[0] = (int32_t)(HILO & 0xFFFFFFFF); env->active_tc.HI[0] = (int32_t)(HILO >> 32); @@ -1996,7 +1996,7 @@ void do_ctc1 (target_ulong t0, uint32_t reg) do_raise_exception(EXCP_FPE); } -static always_inline char ieee_ex_to_mips(char xcpt) +static inline char ieee_ex_to_mips(char xcpt) { return (xcpt & float_flag_inexact) >> 5 | (xcpt & float_flag_underflow) >> 3 | @@ -2005,7 +2005,7 @@ static always_inline char ieee_ex_to_mips(char xcpt) (xcpt & float_flag_invalid) << 4; } -static always_inline char mips_ex_to_ieee(char xcpt) +static inline char mips_ex_to_ieee(char xcpt) { return (xcpt & FP_INEXACT) << 5 | (xcpt & FP_UNDERFLOW) << 3 | @@ -2014,7 +2014,7 @@ static always_inline char mips_ex_to_ieee(char xcpt) (xcpt & FP_INVALID) >> 4; } -static always_inline void update_fcr31(void) +static inline void update_fcr31(void) { int tmp = ieee_ex_to_mips(get_float_exception_flags(&env->fpu->fp_status)); |