diff options
author | ths <ths@c046a42c-6fe2-441c-8c8c-71466251a162> | 2008-05-28 13:37:19 +0000 |
---|---|---|
committer | ths <ths@c046a42c-6fe2-441c-8c8c-71466251a162> | 2008-05-28 13:37:19 +0000 |
commit | 893f986502196aeb43d176161179c3ff22a7e0a8 (patch) | |
tree | 5e1d112bce780ba14d97b7db8b58410c3fb43042 | |
parent | eaa728eec15d41158152fcf1308986e09f3e8f45 (diff) | |
download | qemu-893f986502196aeb43d176161179c3ff22a7e0a8.zip |
Honour current_tc for MIPS M{T,F}{HI,LO}, by Richard Sandiford.
git-svn-id: svn://svn.savannah.nongnu.org/qemu/trunk@4604 c046a42c-6fe2-441c-8c8c-71466251a162
-rw-r--r-- | target-mips/cpu.h | 1 | ||||
-rw-r--r-- | target-mips/translate.c | 89 | ||||
-rw-r--r-- | target-mips/translate_init.c | 1 |
3 files changed, 46 insertions, 45 deletions
diff --git a/target-mips/cpu.h b/target-mips/cpu.h index 49b7e63a49..31d54e4f83 100644 --- a/target-mips/cpu.h +++ b/target-mips/cpu.h @@ -159,6 +159,7 @@ struct CPUMIPSState { CPUMIPSFPUContext *fpu; uint32_t current_tc; target_ulong *current_tc_gprs; + target_ulong *current_tc_hi; uint32_t SEGBITS; target_ulong SEGMask; diff --git a/target-mips/translate.c b/target-mips/translate.c index 673439069a..c18fe712c9 100644 --- a/target-mips/translate.c +++ b/target-mips/translate.c @@ -423,7 +423,7 @@ enum { }; /* global register indices */ -static TCGv cpu_env, current_tc_gprs, cpu_T[2]; +static TCGv cpu_env, current_tc_gprs, current_tc_hi, cpu_T[2]; /* The code generator doesn't like lots of temporaries, so maintain our own cache for reuse within a function. */ @@ -531,6 +531,33 @@ static inline void gen_store_gpr (TCGv t, int reg) tcg_gen_st_tl(t, current_tc_gprs, sizeof(target_ulong) * reg); } +/* Moves to/from HI and LO registers. */ +static inline void gen_load_LO (TCGv t, int reg) +{ + tcg_gen_ld_tl(t, current_tc_hi, + offsetof(CPUState, LO) + - offsetof(CPUState, HI) + + sizeof(target_ulong) * reg); +} + +static inline void gen_store_LO (TCGv t, int reg) +{ + tcg_gen_st_tl(t, current_tc_hi, + offsetof(CPUState, LO) + - offsetof(CPUState, HI) + + sizeof(target_ulong) * reg); +} + +static inline void gen_load_HI (TCGv t, int reg) +{ + tcg_gen_ld_tl(t, current_tc_hi, sizeof(target_ulong) * reg); +} + +static inline void gen_store_HI (TCGv t, int reg) +{ + tcg_gen_st_tl(t, current_tc_hi, sizeof(target_ulong) * reg); +} + /* Moves to/from shadow registers. */ static inline void gen_load_srsgpr (TCGv t, int reg) { @@ -1834,23 +1861,23 @@ static void gen_HILO (DisasContext *ctx, uint32_t opc, int reg) } switch (opc) { case OPC_MFHI: - tcg_gen_ld_tl(cpu_T[0], cpu_env, offsetof(CPUState, HI[0])); + gen_load_HI(cpu_T[0], 0); gen_store_gpr(cpu_T[0], reg); opn = "mfhi"; break; case OPC_MFLO: - tcg_gen_ld_tl(cpu_T[0], cpu_env, offsetof(CPUState, LO[0])); + gen_load_LO(cpu_T[0], 0); gen_store_gpr(cpu_T[0], reg); opn = "mflo"; break; case OPC_MTHI: gen_load_gpr(cpu_T[0], reg); - tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUState, HI[0])); + gen_store_HI(cpu_T[0], 0); opn = "mthi"; break; case OPC_MTLO: gen_load_gpr(cpu_T[0], reg); - tcg_gen_st_tl(cpu_T[0], cpu_env, offsetof(CPUState, LO[0])); + gen_store_LO(cpu_T[0], 0); opn = "mtlo"; break; default: @@ -1878,9 +1905,6 @@ static void gen_muldiv (DisasContext *ctx, uint32_t opc, TCGv r_tmp1 = new_tmp(); TCGv r_tmp2 = new_tmp(); TCGv r_tmp3 = new_tmp(); - TCGv r_tc_off = new_tmp(); - TCGv r_tc_off_tl = tcg_temp_new(TCG_TYPE_TL); - TCGv r_ptr = tcg_temp_new(TCG_TYPE_PTR); tcg_gen_ext_i32_tl(r_tmp1, cpu_T[0]); tcg_gen_ext_i32_tl(r_tmp2, cpu_T[1]); @@ -1888,16 +1912,11 @@ static void gen_muldiv (DisasContext *ctx, uint32_t opc, tcg_gen_rem_i32(r_tmp1, r_tmp1, r_tmp2); tcg_gen_trunc_tl_i32(cpu_T[0], r_tmp3); tcg_gen_trunc_tl_i32(cpu_T[1], r_tmp1); + gen_store_LO(cpu_T[0], 0); + gen_store_HI(cpu_T[1], 0); dead_tmp(r_tmp1); dead_tmp(r_tmp2); dead_tmp(r_tmp3); - tcg_gen_ld_i32(r_tc_off, cpu_env, offsetof(CPUState, current_tc)); - tcg_gen_muli_i32(r_tc_off, r_tc_off, sizeof(target_ulong)); - tcg_gen_ext_i32_ptr(r_tc_off_tl, r_tc_off); - tcg_gen_add_ptr(r_ptr, cpu_env, r_tc_off_tl); - tcg_gen_st_tl(cpu_T[0], r_ptr, offsetof(CPUState, LO)); - tcg_gen_st_tl(cpu_T[1], r_ptr, offsetof(CPUState, HI)); - dead_tmp(r_tc_off); } gen_set_label(l1); } @@ -1912,9 +1931,6 @@ static void gen_muldiv (DisasContext *ctx, uint32_t opc, TCGv r_tmp1 = new_tmp(); TCGv r_tmp2 = new_tmp(); TCGv r_tmp3 = new_tmp(); - TCGv r_tc_off = new_tmp(); - TCGv r_tc_off_tl = tcg_temp_new(TCG_TYPE_TL); - TCGv r_ptr = tcg_temp_new(TCG_TYPE_PTR); tcg_gen_ext_i32_tl(r_tmp1, cpu_T[0]); tcg_gen_ext_i32_tl(r_tmp2, cpu_T[1]); @@ -1922,16 +1938,11 @@ static void gen_muldiv (DisasContext *ctx, uint32_t opc, tcg_gen_remu_i32(r_tmp1, r_tmp1, r_tmp2); tcg_gen_trunc_tl_i32(cpu_T[0], r_tmp3); tcg_gen_trunc_tl_i32(cpu_T[1], r_tmp1); + gen_store_LO(cpu_T[0], 0); + gen_store_HI(cpu_T[1], 0); dead_tmp(r_tmp1); dead_tmp(r_tmp2); dead_tmp(r_tmp3); - tcg_gen_ld_i32(r_tc_off, cpu_env, offsetof(CPUState, current_tc)); - tcg_gen_muli_i32(r_tc_off, r_tc_off, sizeof(target_ulong)); - tcg_gen_ext_i32_ptr(r_tc_off_tl, r_tc_off); - tcg_gen_add_ptr(r_ptr, cpu_env, r_tc_off_tl); - tcg_gen_st_tl(cpu_T[0], r_ptr, offsetof(CPUState, LO)); - tcg_gen_st_tl(cpu_T[1], r_ptr, offsetof(CPUState, HI)); - dead_tmp(r_tc_off); } gen_set_label(l1); } @@ -1952,9 +1963,6 @@ static void gen_muldiv (DisasContext *ctx, uint32_t opc, tcg_gen_brcondi_tl(TCG_COND_EQ, cpu_T[1], 0, l1); { - TCGv r_tc_off = new_tmp(); - TCGv r_tc_off_tl = tcg_temp_new(TCG_TYPE_TL); - TCGv r_ptr = tcg_temp_new(TCG_TYPE_PTR); int l2 = gen_new_label(); int l3 = gen_new_label(); @@ -1968,13 +1976,8 @@ static void gen_muldiv (DisasContext *ctx, uint32_t opc, tcg_gen_rem_i64(cpu_T[1], cpu_T[0], cpu_T[1]); gen_set_label(l3); - tcg_gen_ld_i32(r_tc_off, cpu_env, offsetof(CPUState, current_tc)); - tcg_gen_muli_i32(r_tc_off, r_tc_off, sizeof(target_ulong)); - tcg_gen_ext_i32_ptr(r_tc_off_tl, r_tc_off); - tcg_gen_add_ptr(r_ptr, cpu_env, r_tc_off_tl); - tcg_gen_st_tl(cpu_T[0], r_ptr, offsetof(CPUState, LO)); - tcg_gen_st_tl(cpu_T[1], r_ptr, offsetof(CPUState, HI)); - dead_tmp(r_tc_off); + gen_store_LO(cpu_T[0], 0); + gen_store_HI(cpu_T[1], 0); } gen_set_label(l1); } @@ -1988,19 +1991,11 @@ static void gen_muldiv (DisasContext *ctx, uint32_t opc, { TCGv r_tmp1 = tcg_temp_new(TCG_TYPE_I64); TCGv r_tmp2 = tcg_temp_new(TCG_TYPE_I64); - TCGv r_tc_off = new_tmp(); - TCGv r_tc_off_tl = tcg_temp_new(TCG_TYPE_TL); - TCGv r_ptr = tcg_temp_new(TCG_TYPE_PTR); tcg_gen_divu_i64(r_tmp1, cpu_T[0], cpu_T[1]); tcg_gen_remu_i64(r_tmp2, cpu_T[0], cpu_T[1]); - tcg_gen_ld_i32(r_tc_off, cpu_env, offsetof(CPUState, current_tc)); - tcg_gen_muli_i32(r_tc_off, r_tc_off, sizeof(target_ulong)); - tcg_gen_ext_i32_ptr(r_tc_off_tl, r_tc_off); - tcg_gen_add_ptr(r_ptr, cpu_env, r_tc_off_tl); - tcg_gen_st_tl(r_tmp1, r_ptr, offsetof(CPUState, LO)); - tcg_gen_st_tl(r_tmp2, r_ptr, offsetof(CPUState, HI)); - dead_tmp(r_tc_off); + gen_store_LO(r_tmp1, 0); + gen_store_HI(r_tmp2, 0); } gen_set_label(l1); } @@ -7512,6 +7507,10 @@ static void mips_tcg_init(void) TCG_AREG0, offsetof(CPUState, current_tc_gprs), "current_tc_gprs"); + current_tc_hi = tcg_global_mem_new(TCG_TYPE_PTR, + TCG_AREG0, + offsetof(CPUState, current_tc_hi), + "current_tc_hi"); #if TARGET_LONG_BITS > HOST_LONG_BITS cpu_T[0] = tcg_global_mem_new(TCG_TYPE_TL, TCG_AREG0, offsetof(CPUState, t0), "T0"); diff --git a/target-mips/translate_init.c b/target-mips/translate_init.c index fb9e6e2d4a..d84bee01e9 100644 --- a/target-mips/translate_init.c +++ b/target-mips/translate_init.c @@ -547,6 +547,7 @@ static int cpu_mips_register (CPUMIPSState *env, const mips_def_t *def) env->CP0_SRSCtl = def->CP0_SRSCtl; env->current_tc = 0; env->current_tc_gprs = &env->gpr[env->current_tc][0]; + env->current_tc_hi = &env->HI[env->current_tc][0]; env->SEGBITS = def->SEGBITS; env->SEGMask = (target_ulong)((1ULL << def->SEGBITS) - 1); #if defined(TARGET_MIPS64) |